

# General Purpose I/O Interface

User's Manual

Multimedia Processor for Mobile Applications EMMA Mobile TM EV2

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Technology Corp. website (http://www.renesas.com).

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

#### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

## How to Use This Manual

#### 1. Purpose and Target Readers

This manual is designed to provide the user with an understanding of the hardware functions and electrical characteristics of the MCU. It is intended for users designing application systems incorporating the MCU. A basic knowledge of electric circuits, logical circuits, and MCUs is necessary in order to use this manual.

The manual comprises an overview of the product; descriptions of the CPU, system control functions, peripheral functions, and electrical characteristics; and usage notes.

Particular attention should be paid to the precautionary notes when using the manual. These notes occur within the body of the text, at the end of each section, and in the Usage Notes section.

The revision history summarizes the locations of revisions and additions. It does not list all revisions. Refer to the text of the manual for details.

The following documents apply to the EMMA Mobile EV2. Make sure to refer to the latest versions of these documents. The newest versions of the documents listed may be obtained from the Renesas Electronics Web site.

| Document<br>Type         | Description                                                                                                                                                           | Document Title                            | Document No.    |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|
| Data Sheet               | Hardware overview and electrical characteristics                                                                                                                      | EMMA Mobile EV2 Datasheet                 | R19DS0010EJxxxx |
| User's manual<br>(1chip) | Hardware whole specifications (pin assignments, memory maps, peripheral function specifications, electrical characteristics, timing charts) and operation description | EMMA Mobile EV2 User's manual 1chip       | R19UH0036EJxxxx |
| User's manual (module)   | Hardware each macro specifications and operation description.                                                                                                         | EMMA Mobile EV2 User's manual each module | See below       |

| Document Name                       | Document No.    | Document Name                                  | Document No.    |
|-------------------------------------|-----------------|------------------------------------------------|-----------------|
| 1chip                               | R19UH0036EJxxxx | DMA Controller                                 | R19UH0043EJxxxx |
| System Management Unit              | R19UH0037EJxxxx | LP-DDR/DDR2 Controller                         | R19UH0039EJxxxx |
| Timer                               | R19UH0054EJxxxx | SD Memory Card Interface                       | R19UH0061EJxxxx |
| System Timer                        | R19UH0055EJxxxx | SDIO Interface                                 | R19UH0042EJxxxx |
| HD Video Decoder                    | R19UH0056EJxxxx | CF Card Interface                              | R19UH0062EJxxxx |
| Rotator                             | R19UH0057EJxxxx | Unified Serial Interface                       | R19UH0047EJxxxx |
| Resizer                             | R19UH0058EJxxxx | UART interface                                 | R19UH0040EJxxxx |
| Image Composer                      | R19UH0038EJxxxx | USB 2.0 Host Controller                        | R19UH0045EJxxxx |
| LCD Interface                       | R19UH0044EJxxxx | USB 2.0 Function Controller                    | R19UH0034EJxxxx |
| ITU-R BT.656 Interface              | R19UH0059EJxxxx | IIC Interface                                  | R19UH0052EJxxxx |
| Digital Terrestrial TV<br>Interface | R19UH0048EJxxxx | General Purpose I/O<br>Interface (This manual) | R19UH0041EJxxxx |
| Camera Interface                    | R19UH0060EJxxxx | Pulse Width Modulation<br>Interface            | R19UH0063EJxxxx |

<sup>4</sup> digits of end shows the version.

#### 2. Notation of Numbers and Symbols

The notation conventions for register names, bit names, numbers, and symbols used in this manual are described below.

#### (1) Register Names, Bit Names, and Pin Names

Registers, bits, and pins are referred to in the text by symbols. The symbol is accompanied by the word "register," "bit," or "pin" to distinguish the three categories.

Examples the PM03 bit in the PM0 register

P3\_5 pin, VCC pin

#### (2) Notation of Numbers

The indication "b" is appended to numeric values given in binary format. However, nothing is appended to the values of single bits. The indication "h" is appended to numeric values given in hexadecimal format. Nothing is appended to numeric values given in decimal format.

Examples Binary: 11b or 11

Hexadecimal: EFA0h

Decimal: 1234

#### 3. Register Notation

The symbols and terms used in register diagrams are described below.

#### x.x.x XXX register

This register (XXXXXXX: xxxx\_xxxxh) .....

| 7    | 6   | 5         | 4         | 3     | 2   | 11         | 0           |
|------|-----|-----------|-----------|-------|-----|------------|-------------|
| Rese | ved | CHG_P1_LA | LATCH_P1_ | Reser | ved | CHG_P0_LAT | CHG_P0_LAT_ |
|      |     | Т         | SEL       |       |     |            | SEL         |

| Name           | R/W  | Bit No.     | After Reset | Description                                                   |  |  |  |
|----------------|------|-------------|-------------|---------------------------------------------------------------|--|--|--|
| LATCH_P2_SEL   | R/W  | 8           | 0           | 0: Use the P2_LAT bit of the P2_POWERSW register in the       |  |  |  |
|                |      |             |             | SMU to latch data.                                            |  |  |  |
|                |      |             |             | 1: Use the CHG_P2_LAT bit to latch data.                      |  |  |  |
| Reserved       | R    | 7:6         | =           | Reserved. If these bits are read, 0 is returned for each bit. |  |  |  |
| CHG_P1_LAT     | R/W  | 5           | 1           | 0: Output data as is. 1: Output latched data.                 |  |  |  |
| LATCH_P1_SEL   | \R/W | 4           | 0           | 0: Use the P1_LAT bit of the P1_POWERSW register in the       |  |  |  |
|                |      |             |             | SMU to latch data.                                            |  |  |  |
|                |      |             |             | 1: Use the CHG_P1_LAT bit to latch data.                      |  |  |  |
| Reserved       | R    | 3:2         | -           | Reserved. If these bits are read, 0 is returned for each bit. |  |  |  |
| CHG_P0_LAT     | R/W  | 1           | 1           | 0: Output data as is. 1: Output latched data.                 |  |  |  |
| CHG_P0_LAT_SEL | R/W  | 0           | 0           | 0: Use the P0_LAT bit of the P2_POWERSW register in the       |  |  |  |
|                |      | $\setminus$ |             | SMU to latch data.                                            |  |  |  |
|                |      |             |             | 1: Use the CHG_P0_LAT bit to latch data.                      |  |  |  |
|                |      | *1          |             | *3                                                            |  |  |  |

\*1

R/W: Read and Write.

R: Read only.

W: Write only.

-: Nothing is assigned.

\*2

Reserved bit.

Reserved bit. Set to specified value.

\*3

· Nothing is assigned.

Nothing is assigned to the bit. As the bit may be used for future functions, if necessary, set to 0.

· Do not set to a value.

Operation is not guaranteed when a value is set.

· Function varies according to the operating mode.

The function of the bit varies with the peripheral function mode. Refer to the register diagram for information on the individual modes.

## 4. List of Abbreviations and Acronyms

| Abbreviation | Full Form                                    |
|--------------|----------------------------------------------|
| ACIA         | Asynchronous Communication Interface Adapter |
| bps          | bits per second                              |
| CRC          | Cyclic Redundancy Check                      |
| DMA          | Direct Memory Access                         |
| DMAC         | Direct Memory Access Controller              |
| GSM          | Global System for Mobile Communications      |
| Hi-Z         | High Impedance                               |
| IEBus        | Inter Equipment Bus                          |
| I/O          | Input/Output                                 |
| IrDA         | Infrared Data Association                    |
| LSB          | Least Significant Bit                        |
| MSB          | Most Significant Bit                         |
| NC           | Non-Connect                                  |
| PLL          | Phase Locked Loop                            |
| PWM          | Pulse Width Modulation                       |
| SFR          | Special Function Register                    |
| SIM          | Subscriber Identity Module                   |
| UART         | Universal Asynchronous Receiver/Transmitter  |
| VCO          | Voltage Controlled Oscillator                |

All trademarks and registered trademarks are the property of their respective owners.

EMMA Mobile is registered trademark of Renesas Electronics Corporation in Japan, USA and other countries.

# Table of Contents

| 1. Ov        | vervi  | ew                                                                                                  | 1  |
|--------------|--------|-----------------------------------------------------------------------------------------------------|----|
| 2 D:         | -      |                                                                                                     | 2  |
| 2. Pii       | n Fur  | actions                                                                                             | 3  |
| 3 Re         | oriste | rs                                                                                                  | 7  |
| 3. KC<br>3.1 | _      | ister List                                                                                          |    |
| 3.2          | _      | ister Details                                                                                       |    |
| 3.2          | _      | Port switch setting registers (output setting)                                                      |    |
|              | 2.2    | Port switch setting register (input setting)/port status monitor register                           |    |
|              | 2.3    | Output data setting registers                                                                       |    |
|              | 2.4    | Output data setting registers                                                                       |    |
| 3.2          | 2.5    | Input data read registers                                                                           |    |
| 3.2          | 2.6    | Input port interrupt enable specification registers                                                 |    |
| 3.2          | 2.7    | Input port interrupt enable registers (mask cancel)                                                 |    |
| 3.2          | 2.8    | Input port interrupt disable registers (mask setting)/input port interrupt enable monitor registers | 16 |
| 3.2          | 2.9    | Input port interrupt raw status registers                                                           | 17 |
| 3.2          | 2.10   | Input port interrupt maskable status registers                                                      | 18 |
| 3.2          | 2.11   | Input port interrupt source reset registers                                                         | 19 |
| 3.2          | 2.12   | Input port interrupt detection mode registers                                                       | 20 |
| 3.2          | 2.13   | Input port interrupt detection mode registers                                                       |    |
| 3.2          | 2.14   | Input port interrupt detection mode registers                                                       |    |
|              | 2.15   | Input port interrupt detection mode registers                                                       |    |
|              | 2.16   | Interrupt status register (in both edge detection mode)                                             |    |
|              | 2.17   | Interrupt status register (in both edge detection mode)                                             |    |
|              | 2.18   | Interrupt source clear registers (in both edge detection mode)                                      |    |
| 3.2          | 2.19   | Interrupt source clear registers (in both edge detection mode)                                      | 27 |
| 4. De        | escrir | otion of Functions                                                                                  | 28 |
| 4.1          |        | Control                                                                                             |    |
| 4.2          | Setti  | ng of Output Data and Reading of Input Data                                                         | 29 |
| 4.2          | 2.1    | Output data setting                                                                                 | 29 |
| 4.2          | 2.2    | Reading input data                                                                                  | 29 |
| 4.3          | Inter  | rupt Detection Modes                                                                                | 30 |
| 4.3          | 3.1    | Synchronous rising edge detection                                                                   | 30 |
| 4.3          | 3.2    | Synchronous falling edge detection                                                                  | 30 |
|              | 3.3    | Synchronous high level detection.                                                                   | 30 |
|              | 3.4    | Synchronous low level detection                                                                     |    |
|              | 3.5    | Synchronous both edge detection                                                                     |    |
|              | 3.6    | Asynchronous rising edge detection                                                                  |    |
|              | 3.7    | Asynchronous falling edge detection                                                                 |    |
|              | 3.8    | Asynchronous high level detection                                                                   |    |
|              | 3.9    | Asynchronous low level detection                                                                    |    |
|              | 3.10   | Asynchronous both edge detection                                                                    |    |
| 4.4          |        | rupt Detection Timing (Synchronous Detection)                                                       |    |
| 4.5          | Inte   | rupt Detection Timing (Asynchronous Detection)                                                      | 34 |
| 5. Us        | sage   |                                                                                                     | 35 |
| 5.1          |        | t Port Interrupt Setup Procedure                                                                    |    |
| 5.2          | Cau    | tions on Changing Interrupt Detection Mode                                                          | 35 |



### General Purpose I/O Interface

#### EMMA Mobile EV2

R19UH0041EJ0400 Rev.4.00 May 31, 2011

#### 1. Overview

This user's manual describes the functions of the general-purpose I/O interface (GIO) of EM/EV.

- O GIO is a parallel interface unit with 159 I/O ports.
  The GIO port control block operates in synchronization with the rise of GIO\_CLK, and the interrupt input detection block operates in synchronization with the rise of GIO\_INT\_CLK.
- O The internal functions operate at 133 MHz (max).
- O Has interrupt signals to be asserted upon detection of changes of the input signal level. The following can be selected as the change to be detected.
  - · Synchronous rising edge detection
  - Synchronous falling edge detection
  - Synchronous high level detection
  - Synchronous low level detection
  - Synchronous both edge detection
  - · Asynchronous rising edge detection
  - Asynchronous falling edge detection
  - · Asynchronous high level detection
  - · Asynchronous low level detection
  - · Asynchronous both edge detection
- O Has internal registers for controlling the interrupt functions as shown below.
  - Whether to enable interrupt functions can be specified for each port.
  - Interrupts can be enabled individually for input ports assigned to interrupts.
  - Interrupt source statuses can be retained.
  - Interrupt sources can be cleared individually by using an interrupt source clear command.
  - Whether an interrupt source occurred at a rising or falling edge can be checked in both edge detection mode.
  - Interrupt sources that occurred at a rising or falling edge can be cleared individually in both edge detection mode.
- One GIO\_INT signal line is available per 16 GPIO ports. (This macro has 159 GPIO ports, so ten interrupt signal lines are available.)

GIO0\_INT: Corresponds to GPIO\_000 to GPIO\_015 ports

GIO1 INT: Corresponds to GPIO 016 to GPIO 031 ports

GIO2\_INT: Corresponds to GPIO\_032 to GPIO\_047 ports

GIO3\_INT: Corresponds to GPIO\_048 to GPIO\_063 ports

GIO4 INT: Corresponds to GPIO 064 to GPIO 079 ports

GIO5\_INT: Corresponds to GPIO\_080 to GPIO\_095 ports

GIO6\_INT: Corresponds to GPIO\_096 to GPIO\_111 ports

GIO7\_INT: Corresponds to GPIO\_112 to GPIO\_127 ports

GIO8\_INT: Corresponds to GPIO\_128 to GPIO\_143 ports



GIO9\_INT: Corresponds to GPIO\_144 to GPIO\_158 ports

## 2. Pin Functions

(1/4)

| Pin Name | IO Type | Function            | IO Voltage  | Alternate Pin Function |
|----------|---------|---------------------|-------------|------------------------|
| GPIO_158 | I/O     | General-purpose I/O | VDD33/VDD33 | UART1_RSTB, UART2_TX   |
| GPIO_157 | I/O     | General-purpose I/O | VDD18/VDD33 | UART1_CTSB, UART2_RX   |
| GPIO_156 | I/O     | General-purpose I/O | VDD18/VDD33 | UART1_TX               |
| GPIO_155 | I/O     | General-purpose I/O | VDD18/VDD33 | UART1_RX               |
| GPIO_154 | I/O     | General-purpose I/O | VDD18       | LOWPWR                 |
| GPIO_153 | I/O     | General-purpose I/O | USB_VD3311  | USB_VBUS               |
| GPIO_152 | I/O     | General-purpose I/O | VDD18       | JT_TDOEN               |
| GPIO_151 | I/O     | General-purpose I/O | VDD18       | JT_TDO                 |
| GPIO_150 | I/O     | General-purpose I/O | VDD18       | USI5_DI                |
| GPIO_149 | I/O     | General-purpose I/O | VDD18       | USI5_CS4               |
| GPIO_148 | I/O     | General-purpose I/O | VDD18       | USI5_CS3               |
| GPIO_147 | I/O     | General-purpose I/O | VDD18       | USI5_CS2               |
| GPIO_146 | I/O     | General-purpose I/O | VDD18       | USI5_CS1               |
| GPIO_145 | I/O     | General-purpose I/O | VDD18       | USI5_CS0               |
| GPIO_144 | I/O     | General-purpose I/O | VDD18       | USI5_DO                |
| GPIO_143 | I/O     | General-purpose I/O | VDD18       | USI5_CLK               |
| GPIO_142 | I/O     | General-purpose I/O | VDD33       | CAM_YUV7               |
| GPIO_141 | I/O     | General-purpose I/O | VDD33       | CAM_YUV6               |
| GPIO_140 | I/O     | General-purpose I/O | VDD33       | CAM_YUV5               |
| GPIO_139 | I/O     | General-purpose I/O | VDD33       | CAM_YUV4               |
| GPIO_138 | I/O     | General-purpose I/O | VDD33       | CAM_YUV3               |
| GPIO_137 | I/O     | General-purpose I/O | VDD33       | CAM_YUV2               |
| GPIO_136 | I/O     | General-purpose I/O | VDD33       | CAM_YUV1               |
| GPIO_135 | I/O     | General-purpose I/O | VDD33       | CAM_YUV0               |
| GPIO_134 | I/O     | General-purpose I/O | VDD33       | CAM_HS                 |
| GPIO_133 | I/O     | General-purpose I/O | VDD33       | CAM_VS                 |
| GPIO_132 | I/O     | General-purpose I/O | VDD33       | CAM_CLKI               |
| GPIO_131 | I/O     | General-purpose I/O | VDD33       | CAM_CLKO               |
| GPIO_130 | I/O     | General-purpose I/O | VDD33       | NTSC_DATA7             |
| GPIO_129 | I/O     | General-purpose I/O | VDD33       | NTSC_DATA6             |
| GPIO_128 | I/O     | General-purpose I/O | VDD33       | NTSC_DATA5             |
| GPIO_127 | I/O     | General-purpose I/O | VDD33       | NTSC_DATA4             |
| GPIO_126 | I/O     | General-purpose I/O | VDD33       | NTSC_DATA3             |
| GPIO_125 | I/O     | General-purpose I/O | VDD33       | NTSC_DATA2             |
| GPIO_124 | I/O     | General-purpose I/O | VDD33       | NTSC_DATA1             |
| GPIO_123 | I/O     | General-purpose I/O | VDD33       | NTSC_DATA0             |
| GPIO_122 | I/O     | General-purpose I/O | VDD33       | NTSC_CLK               |
| GPIO_121 | I/O     | General-purpose I/O | VDD18/VDD33 | PWM1, USI4_DI          |
| GPIO_120 | I/O     | General-purpose I/O | VDD18/VDD33 | PWM0, USI4_DI          |
| GPIO_119 | I/O     | General-purpose I/O | VDD18/VDD33 | USI4_CLK               |

(2/4)

| Pin Name | IO Type | Function            | IO Voltage  | Alternate Pin Function                   |
|----------|---------|---------------------|-------------|------------------------------------------|
| GPIO_118 | I/O     | General-purpose I/O | VDD18/VDD33 | USI3_CS0, USI0_CS6                       |
| GPIO_117 | I/O     | General-purpose I/O | VDD18/VDD33 | USI3_DO, USI0_CS5                        |
| GPIO_116 | I/O     | General-purpose I/O | VDD18/VDD33 | USI3_DI, USI0_CS4                        |
| GPIO_115 | I/O     | General-purpose I/O | VDD18/VDD33 | USI3_CLK, USI0_CS3                       |
| GPIO_114 | I/O     | General-purpose I/O | VDD18/VDD33 | USI2_CS2, USI4_CS1                       |
| GPIO_113 | I/O     | General-purpose I/O | VDD18/VDD33 | USI2_CS1, USI4_CS0                       |
| GPIO_112 | I/O     | General-purpose I/O | VDD18/VDD33 | USI2_CS0, DTV_DATA                       |
| GPIO_111 | I/O     | General-purpose I/O | VDD18/VDD33 | USI2_DO, DTV_VALID                       |
| GPIO_110 | I/O     | General-purpose I/O | VDD18/VDD33 | USI2_DI, DTV_PSYNC                       |
| GPIO_109 | I/O     | General-purpose I/O | VDD18/VDD33 | USI2_CLK, DTV_BCLK                       |
| GPIO_108 | I/O     | General-purpose I/O | VDD18/VDD33 | USI1_DO                                  |
| GPIO_107 | I/O     | General-purpose I/O | VDD18/VDD33 | USI1_DI                                  |
| GPIO_106 | I/O     | General-purpose I/O | VDD18/VDD33 | USI0_CS2                                 |
| GPIO_105 | I/O     | General-purpose I/O | VDD18/VDD33 | USI0_CS1                                 |
| GPIO_104 | I/O     | General-purpose I/O | VDD33       | AB_A28, AB_BEN1                          |
| GPIO_103 | I/O     | General-purpose I/O | VDD33       | AB_A27, AB_BEN0                          |
| GPIO_102 | I/O     | General-purpose I/O | VDD33       | AB_A26, CF_CDB2                          |
| GPIO_101 | I/O     | General-purpose I/O | VDD33       | AB_A25, CF_CDB1                          |
| GPIO_100 | I/O     | General-purpose I/O | VDD33       | AB_A24, CF_INPACKB                       |
| GPIO_099 | I/O     | General-purpose I/O | VDD33       | AB_A23, SDI2_CMD                         |
| GPIO_098 | I/O     | General-purpose I/O | VDD33       | AB_A22, SDI2_CKI                         |
| GPIO_097 | I/O     | General-purpose I/O | VDD33       | AB_A21, SDI2_CKO, CF_INTRQ               |
| GPIO_096 | I/O     | General-purpose I/O | VDD33       | AB_A20                                   |
| GPIO_095 | I/O     | General-purpose I/O | VDD33       | AB_A19, CF_A02                           |
| GPIO_094 | I/O     | General-purpose I/O | VDD33       | AB_A18, CF_A01                           |
| GPIO_093 | I/O     | General-purpose I/O | VDD33       | AB_A17, CF_A00                           |
| GPIO_092 | I/O     | General-purpose I/O | VDD33       | AB_AD15, SDI2_DATA3, CF_D15              |
| GPIO_091 | I/O     | General-purpose I/O | VDD33       | AB_AD14, SDI2_DATA2, CF_D14              |
| GPIO_090 | I/O     | General-purpose I/O | VDD33       | AB_AD13, SDI2_DATA1,<br>CF_D13, USI5_CS2 |
| GPIO_089 | I/O     | General-purpose I/O | VDD33       | AB_AD12, SDI2_DATA0,<br>CF_D12, USI5_CS1 |
| GPIO_088 | I/O     | General-purpose I/O | VDD33       | AB_AD11, DTV_DATA, CF_D11, USI5_CS0      |
| GPIO_087 | I/O     | General-purpose I/O | VDD33       | AB_AD10, DTV_VALID, CF_D10, USI5_DO      |
| GPIO_086 | I/O     | General-purpose I/O | VDD33       | AB_AD9, DTV_PSYNC, CF_D09, USI5_DI       |
| GPIO_085 | I/O     | General-purpose I/O | VDD33       | AB_AD8, DTV_BCLK, CF_D08, USI5_CLK       |
| GPIO_084 | I/O     | General-purpose I/O | VDD33       | AB_AD7, CF_D07                           |
| GPIO_083 | I/O     | General-purpose I/O | VDD33       | AB_AD6, CF_D06                           |
| GPIO_082 | I/O     | General-purpose I/O | VDD33       | AB_AD5, CF_D05                           |
| GPIO_081 | I/O     | General-purpose I/O | VDD33       | AB_AD4, CF_D04                           |

(3/4)

| Pin Name | IO Type | Function            | IO Voltage  | Alternate Pin Function         |
|----------|---------|---------------------|-------------|--------------------------------|
| GPIO_080 | I/O     | General-purpose I/O | VDD33       | AB_AD3, CF_D03                 |
| GPIO_079 | I/O     | General-purpose I/O | VDD33       | AB_AD2, CF_D02                 |
| GPIO_078 | I/O     | General-purpose I/O | VDD33       | AB_AD1, CF_D01                 |
| GPIO_077 | I/O     | General-purpose I/O | VDD33       | AB_AD0, CF_D00                 |
| GPIO_076 | I/O     | General-purpose I/O | VDD33       | AB_ADV, CF_RESET               |
| GPIO_075 | I/O     | General-purpose I/O | VDD33       | AB_WAIT, CF_IORDY              |
| GPIO_074 | I/O     | General-purpose I/O | VDD33       | AB_WRB, CF_IOWRB               |
| GPIO_073 | I/O     | General-purpose I/O | VDD33       | AB_RDB, CF_IORDB               |
| GPIO_072 | I/O     | General-purpose I/O | VDD33       | AB_CSB3, CF_CSB1               |
| GPIO_071 | I/O     | General-purpose I/O | VDD33       | AB_CSB2, CF_CSB0               |
| GPIO_070 | I/O     | General-purpose I/O | VDD33       | AB_CSB1                        |
| GPIO_069 | I/O     | General-purpose I/O | VDD33       | AB_CSB0                        |
| GPIO_068 | I/O     | General-purpose I/O | VDD33       | AB_CLK                         |
| GPIO_067 | I/O     | General-purpose I/O | VDD33       | SDI1_DATA3                     |
| GPIO_066 | I/O     | General-purpose I/O | VDD33       | SDI1_DATA2                     |
| GPIO_065 | I/O     | General-purpose I/O | VDD33       | SDI1_DATA1                     |
| GPIO_064 | I/O     | General-purpose I/O | VDD33       | SDI1_DATA0                     |
| GPIO_063 | I/O     | General-purpose I/O | VDD33       | SDI1_CMD                       |
| GPIO_062 | I/O     | General-purpose I/O | VDD33       | SDI1_CKI                       |
| GPIO_061 | I/O     | General-purpose I/O | VDD33       | SDI1_CKO                       |
| GPIO_060 | I/O     | General-purpose I/O | VDD33       | SDI0_DATA7                     |
| GPIO_059 | I/O     | General-purpose I/O | VDD33       | SDI0_DATA6                     |
| GPIO_058 | I/O     | General-purpose I/O | VDD33       | SDI0_DATA5                     |
| GPIO_057 | I/O     | General-purpose I/O | VDD33       | SDI0_DATA4                     |
| GPIO_056 | I/O     | General-purpose I/O | VDD33       | SDI0_DATA3                     |
| GPIO_055 | I/O     | General-purpose I/O | VDD33       | SDI0_DATA2                     |
| GPIO_054 | I/O     | General-purpose I/O | VDD33       | SDI0_DATA1                     |
| GPIO_053 | I/O     | General-purpose I/O | VDD33       | SDI0_DATA0                     |
| GPIO_052 | I/O     | General-purpose I/O | VDD33       | SDI0_CMD                       |
| GPIO_051 | I/O     | General-purpose I/O | VDD33       | SDI0_CKI                       |
| GPIO_050 | I/O     | General-purpose I/O | VDD33       | SDI0_CKO                       |
| GPIO_049 | I/O     | General-purpose I/O | VDD33       | SD_INS                         |
| GPIO_048 | I/O     | General-purpose I/O | VDD33       | SD_CKI                         |
| GPIO_047 | I/O     | General-purpose I/O | VDD18/VDD33 | IIC1_SDA, UART3_TX             |
| GPIO_046 | I/O     | General-purpose I/O | VDD18/VDD33 | IIC1_SCL, UART3_RX             |
| GPIO_045 | I/O     | General-purpose I/O | VDD18/VDD33 | IIC0_SDA, UART1_RSTB, UART2_TX |
| GPIO_044 | I/O     | General-purpose I/O | VDD18/VDD33 | IIC0_SCL, UART1_CTSB, UART2_RX |
| GPIO_043 | I/O     | General-purpose I/O | VDD33       | LCD3_B1, YUV3_D9, TP33_DATA9   |
| GPIO_042 | I/O     | General-purpose I/O | VDD33       | LCD3_B0, YUV3_D8, TP33_DATA8   |
| GPIO_041 | I/O     | General-purpose I/O | VDD33       | LCD3_G1, YUV3_D1, TP33_DATA1   |
| GPIO_040 | I/O     | General-purpose I/O | VDD33       | LCD3_G0, YUV3_D0, TP33_DATA0   |

(4/4)

| Pin Name | IO Type | Function            | IO Voltage  | Alternate Pin Function | (4/4) |
|----------|---------|---------------------|-------------|------------------------|-------|
| GPIO_039 | I/O     | General-purpose I/O | VDD33       | LCD3_R7, TP33_CTRL     |       |
| GPIO_038 | I/O     | General-purpose I/O | VDD33       | LCD3_R6, TP33_CLK      |       |
| GPIO_037 | I/O     | General-purpose I/O | VDD33       | LCD3_R5                |       |
| GPIO_036 | I/O     | General-purpose I/O | VDD33       | LCD3_R4                |       |
| GPIO_035 | I/O     | General-purpose I/O | VDD33       | LCD3_R3                |       |
| GPIO_034 | I/O     | General-purpose I/O | VDD33       | LCD3_R2                |       |
| GPIO_033 | I/O     | General-purpose I/O | VDD33       | LCD3_R1                |       |
| GPIO_032 | I/O     | General-purpose I/O | VDD33       | LCD3_R0                |       |
| GPIO_031 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_030 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_029 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_028 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_027 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_026 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_025 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_024 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_023 | I/O     | General-purpose I/O | VDD33       | LCD3_DE, YUV3_DE       |       |
| GPIO_022 | I/O     | General-purpose I/O | VDD33       | LCD3_VS, YUV3_VS       |       |
| GPIO_021 | I/O     | General-purpose I/O | VDD33       | LCD3_HS, YUV3_HS       |       |
| GPIO_020 | I/O     | General-purpose I/O | VDD33       | LCD3_CLK_I, YUV3_CLK_I |       |
| GPIO_019 | I/O     | General-purpose I/O | VDD33       | LCD3_PXCLKB            |       |
| GPIO_018 | I/O     | General-purpose I/O | VDD33       | LCD3_PXCLK             |       |
| GPIO_017 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_016 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_015 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_014 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_013 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_012 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_011 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_010 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_009 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_008 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_007 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_006 | I/O     | General-purpose I/O | VDD33       |                        |       |
| GPIO_005 | I/O     | General-purpose I/O | VDD18/VDD33 | EXT_CLKI               |       |
| GPIO_004 | I/O     | General-purpose I/O | VDD18/VDD33 | REF_CLKO               |       |
| GPIO_003 | I/O     | General-purpose I/O | VDD18/VDD33 |                        |       |
| GPIO_002 | I/O     | General-purpose I/O | VDD18/VDD33 | JT_SEL                 |       |
| GPIO_001 | I/O     | General-purpose I/O | VDD18/VDD33 |                        |       |
| GPIO_000 | I/O     | General-purpose I/O | VDD18/VDD33 |                        |       |

## 3. Registers

The GIO registers can be accessed only in word (32-bit) units.

Do not write the reserved registers.

The following is a register for GPIO031-GPIO000 ports.

GPIO032-GPIO158 port setting register will be the address which replaced Address line with Table 3-1.

### 3.1 Register List

Base address: E005\_0000H

| Address           | Register Name                                                               | Symbol        | R/W | After Reset |
|-------------------|-----------------------------------------------------------------------------|---------------|-----|-------------|
| 0000H             | Port switch setting register (output setting)                               | GIO_000_E1    | W   | 0000_0000H  |
| 0004H             | Port switch setting register (input setting)                                | GIO_000_E0    | W   | 0000_0000H  |
| 0004H             | Port status monitor register                                                | GIO_000_EM    | R   | 0000_0000H  |
| H8000             | Output data setting register                                                | GIO_000_OL    | W   | 0000_0000H  |
| 000CH             | Output data setting register                                                | GIO_000_OH    | W   | 0000_0000H  |
| 0010H             | Input data read register                                                    | GIO_000_I     | R   | Note        |
| 0014H             | Input port interrupt enable specification register                          | GIO_000_IIA   | R/W | 0000_0000H  |
| 0018H             | Input port interrupt enable register (mask cancel)                          | GIO_000_IEN   | W   | 0000_0000H  |
| 001CH             | Input port interrupt disable register (mask setting)                        | GIO_000_IDS   | W   | 0000_0000H  |
| 001CH             | Input port interrupt enable monitor register                                | GIO_000_IIM   | R   | 0000_0000H  |
| 0020H             | Input port interrupt raw status register                                    | GIO_000_RAW   | R   | 0000_0000H  |
| 0024H             | Input port interrupt maskable status register                               | GIO_000_MST   | R   | 0000_0000H  |
| 0028H             | Input port interrupt source reset register                                  | GIO_000_IIR   | W   | 0000_0000H  |
| 002CH-            | Reserved                                                                    | _             | -   | -           |
| 003CH             |                                                                             |               |     |             |
| 0040H             | Input port interrupt detection mode register (7-0 bit)                      | GIO_000_IDT0  | R/W | 0000_0000H  |
| 0044H             | Input port interrupt detection mode register (15-8 bit)                     | GIO_000_IDT1  | R/W | 0000_0000H  |
| 0048H             | Input port interrupt detection mode register (23-16 bit)                    | GIO_000_IDT2  | R/W | 0000_0000H  |
| 004CH             | Input port interrupt detection mode register (32-24 bit)                    | GIO_000_IDT3  | R/W | 0000_0000H  |
| 0050H             | Interrupt status register (in both edge detection mode) (lower 16bit)       | GIO_000_RAWBL | R   | 0000_0000Н  |
| 0054H             | Interrupt status register (in both edge detection mode) (upper 16bit)       | GIO_000_RAWBH | R   | 0000_0000Н  |
| 0058H             | Interrupt source clear register (in both edge detection mode) (lower 16bit) | GIO_000_IRBL  | W   | 0000_0000H  |
| 005CH             | Interrupt source clear register (in both edge detection mode) (upper 16bit) | GIO_000_IRBH  | W   | 0000_0000H  |
| 0060H to<br>FFFCH | Reserved                                                                    | -             | -   | -           |

Note The reset value is determined according to the external pin status.

Table 3-1. The register address every GPIO port

| BASE Address<br>E005_0000H |                |                | Offset Address |                |                |
|----------------------------|----------------|----------------|----------------|----------------|----------------|
| Dogistor Name              | GPIO_031 - 000 | GPIO_063 - 032 | GPIO_095 - 064 | GPIO_127 - 096 | GPIO_158 - 128 |
| Register Name              | GIO_000        | GIO_032        | GIO_064        | GIO_096        | GIO_128        |
| GIO_XXX_E1                 | 0000H          | 0080H          | 0100H          | 0180H          | 0200H          |
| GIO_XXX_E0                 | 0004H          | 0084H          | 0104H          | 0184H          | 0204H          |
| GIO_XXX_EM                 | 0004H          | 0084H          | 0104H          | 0184H          | 0204H          |
| GIO_XXX_OL                 | 0008H          | 0088H          | 0108H          | 0188H          | 0208H          |
| GIO_XXX_OH                 | 000CH          | 008CH          | 010CH          | 018CH          | 020CH          |
| GIO_XXX_I                  | 0010H          | 0090H          | 0110H          | 0190H          | 0210H          |
| GIO_XXX_INA                | 0014H          | 0094H          | 0114H          | 0194H          | 0214H          |
| GIO_XXX_IEN                | 0018H          | 0098H          | 0118H          | 0198H          | 0218H          |
| GIO_XXX_IDS                | 001CH          | 009CH          | 011CH          | 019CH          | 021CH          |
| GIO_XXX_IIM                | 001CH          | 009CH          | 011CH          | 019CH          | 021CH          |
| GIO_XXX_RAW                | 0020H          | 00A0H          | 0120H          | 01A0H          | 0220H          |
| GIO_XXX_MST                | 0024H          | 00A4H          | 0124H          | 01A4H          | 0224H          |
| GIO_XXX_IIR                | 0028H          | 00A8H          | 0128H          | 01A8H          | 0228H          |
| GIO_XXX_IDT0               | 0040H          | 00C0H          | 0140H          | 01C0H          | 0240H          |
| GIO_XXX_IDT1               | 0044H          | 00C4H          | 0144H          | 01C4H          | 0244H          |
| GIO_XXX_IDT2               | 0048H          | 00C8H          | 0148H          | 01C8H          | 0248H          |
| GIO_XXX_IDT3               | 004CH          | 00CCH          | 014CH          | 01CCH          | 024CH          |
| GIO_XXX_RAWBL              | 0050H          | 00D0H          | 0150H          | 01D0H          | 0250H          |
| GIO_XXX_RAWBH              | 0054H          | 00D4H          | 0154H          | 01D4H          | 0254H          |
| GIO_XXX_IRBL               | 0058H          | 00D8H          | 0158H          | 01D8H          | 0258H          |
| GIO_XXX_IRBH               | 005CH          | 00DCH          | 015CH          | 01DCH          | 025CH          |

Note XXX: 000, 032, 064, 096, 128

#### 3.2 Register Details

This section describes the registers for GPIO ports 31 to 0.

The structure of the GPIO port [31:0] registers, GPIO port [63:32] registers, GPIO port [95:64] registers, GPIO port [127:96] registers, and GPIO port [158:128] registers is the same.

#### 3.2.1 Port switch setting registers (output setting)

These registers (GIO\_E1) specify the GPIO port [31:0] pins to output mode.

GPIO[31:0] port switch setting register (output setting) (GIO\_000\_E1: E005\_0000H)

GPIO[63:32] port switch setting register (output setting) (GIO\_032\_E1: E005\_0080H)

GPIO[95:64] port switch setting register (output setting) (GIO\_064\_E1: E005\_0100H)

GPIO[127:96] port switch setting register (output setting) (GIO\_096\_E1: E005\_0180H)

GPIO[158:128] port switch setting register (output setting) (GIO\_128\_E1: E005\_0200H)

| 31 | 30     | 29 | 28  | 27   | 26 | 25 | 24 |  |
|----|--------|----|-----|------|----|----|----|--|
|    |        |    | GIC | )_E1 |    |    |    |  |
|    |        |    |     |      |    |    |    |  |
| 23 | 22     | 21 | 20  | 19   | 18 | 17 | 16 |  |
|    |        |    | GIC | )_E1 |    |    |    |  |
|    |        |    |     |      |    |    |    |  |
| 15 | 14     | 13 | 12  | 11   | 10 | 9  | 8  |  |
|    |        |    | GIC | )_E1 |    |    |    |  |
|    |        |    |     |      |    |    |    |  |
| 7  | 6      | 5  | 4   | 3    | 2  | 1  | 0  |  |
|    | GIO_E1 |    |     |      |    |    |    |  |

| Name   | R/W | Bit No. | After Reset | Function                                                         |
|--------|-----|---------|-------------|------------------------------------------------------------------|
| GIO_E1 | W   | 31:0    | 0000_0000H  | Specifies the I/O switching signal of GPIO port [31:0] pins to 1 |
|        |     |         |             | (output).                                                        |
|        |     |         |             | 0: No operation                                                  |
|        |     |         |             | 1: Sets the I/O switching signal to 1 (output).                  |

Remark For details, see 4.1 I/O control.

#### 3.2.2 Port switch setting register (input setting)/port status monitor register

These registers (GIO\_E0 and GIO\_EM) specify the GPIO port [31:0] pins to input mode, and can be used to monitor the GPIO port I/O setting.

GPIO[31:0] port switch setting register (input setting) (GIO\_000\_E0: E005\_0004H)

GPIO[63:32] port switch setting register (input setting) (GIO\_032\_E0: E005\_0084H)

GPIO[95:64] port switch setting register (input setting) (GIO\_064\_E0: E005\_0104H)

GPIO[127:96] port switch setting register (input setting) (GIO\_096\_E0: E005\_0184H)

GPIO[158:128] port switch setting register (input setting) (GIO\_128\_E0: E005\_0204H)

GPIO[31:0] port status monitor register (GIO\_000\_EM: E005\_0004H)

GPIO[63:32] port status monitor register (GIO\_032\_EM: E005\_0084H)

GPIO[95:64] port status monitor register (GIO\_064\_EM: E005\_0104H)

GPIO[127:96] port status monitor register (GIO\_096\_EM: E005\_0184H)

GPIO[158:128] port status monitor register (GIO\_128\_EM: E005\_0204H)

| 31 | 30            | 29 | 28      | 27     | 26 | 25 | 24 |
|----|---------------|----|---------|--------|----|----|----|
|    |               |    | GIO_E0/ | GIO_EM |    |    |    |
|    |               |    |         |        |    |    |    |
| 23 | 22            | 21 | 20      | 19     | 18 | 17 | 16 |
|    |               |    | GIO_E0/ | GIO_EM |    |    |    |
|    |               |    |         |        |    |    |    |
| 15 | 14            | 13 | 12      | 11     | 10 | 9  | 8  |
|    |               |    | GIO_E0/ | GIO_EM |    |    |    |
|    |               |    |         |        |    |    |    |
| 7  | 6             | 5  | 4       | 3      | 2  | 1  | 0  |
|    | GIO_E0/GIO_EM |    |         |        |    |    |    |

| Name   | R/W | Bit No. | After Reset | Function                                                          |
|--------|-----|---------|-------------|-------------------------------------------------------------------|
| GIO_E0 | W   | 31:0    | 0000_0000H  | Specifies the I/O switching signal for GPIO port [31:0] pins to 0 |
|        |     |         |             | (input).                                                          |
|        |     |         |             | 0: No operation                                                   |
|        |     |         |             | 1: Sets the I/O switching signal to 0 (input).                    |
| GIO_EM | R   |         |             | Indicates the GPIO port I/O setting.                              |
|        |     |         |             | 0: The I/O switching signal is set to 0 (input).                  |
|        |     |         |             | 1: The I/O switching signal is set to 1 (output).                 |

Remark For details, see 4.1 I/O control.

#### 3.2.3 Output data setting registers

These registers (GIO\_OL) specify data output to lower 16bit.

GPIO[15:0] output data setting register (GIO\_000\_OL: E005\_0008H)

GPIO[47:32] output data setting register (GIO\_032\_OL: E005\_0088H)

GPIO[79:64] output data setting register (GIO\_064\_OL: E005\_0108H)

GPIO[111:96] output data setting register (GIO\_096\_OL: E005\_0188H)

GPIO[143:128] output data setting register (GIO\_128\_OL: E005\_0208H)

| 31 | 30 | 29 | 28    | 27      | 26 | 25 | 24 |
|----|----|----|-------|---------|----|----|----|
|    |    |    | GIO_O | E[15:8] |    |    |    |
|    |    |    |       |         |    |    |    |
| 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|    |    |    | GIO_C | DE[7:0] |    |    |    |
|    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12    | 11      | 10 | 9  | 8  |
|    |    |    | GIO_O | D[15:8] |    |    |    |
|    |    |    |       |         |    |    |    |
| 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
|    |    |    | GIO_C | DD[7:0] |    |    |    |

| Name   | R/W | Bit No. | After Reset | Function                                                              |
|--------|-----|---------|-------------|-----------------------------------------------------------------------|
| GIO_OE | W   | 31:16   | -           | Enables outputting of data to GIO_OD[15:0].                           |
|        |     |         |             | When these bits are read, 0 is returned for each bit.                 |
| GIO_OD | R/W | 15:0    | 0000H       | Specifies output data.                                                |
|        |     |         |             | Specifies the values to be output to the ports whose GPIO pins are in |
|        |     |         |             | the output mode.                                                      |

Remark For details, see 4.2 Setting of output data and reading of input data.

#### 3.2.4 Output data setting registers

These registers (GIO\_OH) specify data output to upper 16bit.

GPIO[31:16] output data setting register (GIO\_000\_OH: E005\_000CH)

GPIO[63:48] output data setting register (GIO\_032\_OH: E005\_008CH)

GPIO[95:80] output data setting register (GIO\_064\_OH: E005\_010CH)

GPIO[127:112] output data setting register (GIO\_096\_OH: E005\_018CH)

GPIO[158:148] output data setting register (GIO\_128\_OH: E005\_020CH)

| 31 | 30            | 29 | 28     | 27       | 26 | 25 | 24 |
|----|---------------|----|--------|----------|----|----|----|
|    |               |    | GIO_O  | E[31:24] |    |    |    |
|    |               |    |        |          |    |    |    |
| 23 | 22            | 21 | 20     | 19       | 18 | 17 | 16 |
|    | GIO_OE[23:16] |    |        |          |    |    |    |
|    |               |    |        |          |    |    |    |
| 15 | 14            | 13 | 12     | 11       | 10 | 9  | 8  |
|    |               |    | GIO_OI | D[31:24] |    |    |    |
|    |               |    |        |          |    |    |    |
| 7  | 6             | 5  | 4      | 3        | 2  | 1  | 0  |
|    |               |    | GIO_OI | D[23:16] |    |    |    |

| Name   | R/W | Bit No. | After Reset | Function                                                              |
|--------|-----|---------|-------------|-----------------------------------------------------------------------|
| GIO_OE | W   | 31:16   | -           | Enables outputting of data to GIO_OD[31:16].                          |
|        |     |         |             | When these bits are read, 0 is returned for each bit.                 |
| GIO_OD | R/W | 15:0    | 0000H       | Specifies output data.                                                |
|        |     |         |             | Specifies the values to be output to the ports whose GPIO pins are in |
|        |     |         |             | the output mode.                                                      |

Remark For details, see 4.2 Setting of output data and reading of input data.

#### 3.2.5 Input data read registers

These registers (GIO\_I) are used to read data input to the GPIO[31:0] ports.

GPIO[31:0] input data read register (GIO\_000\_I: E005\_0010H)

GPIO[63:32] input data read register (GIO\_032\_I: E005\_0090H)

GPIO[95:64] input data read register (GIO\_064\_I: E005\_0110H)

GPIO[127:96] input data read register (GIO\_096\_I: E005\_0190H)

GPIO[158:128] input data read register (GIO\_128\_I: E005\_0210H)

| 31 | 30 | 29 | 28  | 27         | 26 | 25 | 24 |
|----|----|----|-----|------------|----|----|----|
|    |    |    | GIO | <b>D_I</b> |    |    |    |
|    |    |    |     |            |    |    |    |
| 23 | 22 | 21 | 20  | 19         | 18 | 17 | 16 |
|    |    |    | GI  | O_I        |    |    |    |
|    |    |    |     |            |    |    |    |
| 15 | 14 | 13 | 12  | 11         | 10 | 9  | 8  |
|    |    |    | GIO | O_I        |    |    |    |
|    |    |    |     |            |    |    |    |
| 7  | 6  | 5  | 4   | 3          | 2  | 1  | 0  |
|    |    |    | GIO | D_I        |    |    |    |

| Name  | R/W | Bit No. | After Reset | Function                                            |
|-------|-----|---------|-------------|-----------------------------------------------------|
| GIO_I | R   | 31:0    | Note        | Indicates input data.                               |
|       |     |         |             | Used to read data input to the external GPIO ports. |

Note The reset value is determined according to the external pin status.

#### 3.2.6 Input port interrupt enable specification registers

These registers (GIO\_IIA) specify whether to enable interrupt detection in each input port. If "1" is set in these registers, the status of the interrupt sources is reflected in the GIO\_RAW and GIO\_RAWB registers. If 0 is set in these registers, the interrupt sources are cleared.

GPIO[31:0] input port interrupt enable specification register (GIO\_000\_IIA: E005\_0014H) GPIO[63:32] input port interrupt enable specification register (GIO\_032\_IIA: E005\_0094H) GPIO[95:64] input port interrupt enable specification register (GIO\_064\_IIA: E005\_0114H) GPIO[127:96] input port interrupt enable specification register (GIO\_096\_IIA: E005\_0194H) GPIO[158:128] input port interrupt enable specification register (GIO\_128\_IIA: E005\_0214H)

| 31      | 30 | 29 | 28      | 27 | 26 | 25 | 24 |
|---------|----|----|---------|----|----|----|----|
|         |    |    | GIO_IIA |    |    |    |    |
|         |    |    |         |    |    |    |    |
| 23      | 22 | 21 | 20      | 19 | 18 | 17 | 16 |
|         |    |    | GIO_IIA |    |    |    |    |
|         |    |    |         |    |    |    |    |
| <br>15  | 14 | 13 | 12      | 11 | 10 | 9  | 8  |
|         |    |    | GIO_IIA |    |    |    |    |
|         |    |    |         |    |    |    |    |
| <br>7   | 6  | 5  | 4       | 3  | 2  | 1  | 0  |
| GIO_IIA |    |    |         |    |    |    |    |
|         |    |    |         |    |    |    | ·  |

| Name    | R/W | Bit No. | After Reset | Function                                                            |
|---------|-----|---------|-------------|---------------------------------------------------------------------|
| GIO_IIA | R/W | 31:0    | 0000_0000H  | Specifies whether to enable interrupt detection in each input port. |
|         |     |         |             | 0: Disables interrupt detection.                                    |
|         |     |         |             | 1: Enables interrupt detection.                                     |

Remarks1. For details about the interrupt detection sequence, see 5.1 Input port interrupt function setup procedure.

2. If the setting of this register is changed, wait for three GIO\_INT\_CLK cycles and then set the interrupt enable register (GIOIIA) to 1.

#### 3.2.7 Input port interrupt enable registers (mask cancel)

These registers (GIO\_IEN) enable issuance of interrupt requests in each port.

Setting up these registers enables interrupts enabled in the GIOIIA register. Only data of bits to which 1 is written is updated. If 0 is written, the current value is retained.

 $GPIO[31:0] input port interrupt enable register (mask cancel) (GIO\_000\_IEN: E005\_0018H) \\$ 

GPIO[63:32] input port interrupt enable register (mask cancel) (GIO\_032\_IEN: E005\_0098H)

GPIO[95:64] input port interrupt enable register (mask cancel) (GIO\_064\_IEN: E005\_0118H)

GPIO[127:96] input port interrupt enable register (mask cancel) (GIO\_096\_IEN: E005\_0198H)

GPIO[158:128] input port interrupt enable register (mask cancel) (GIO\_128\_IEN: E005\_0218H)

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24 |
|----|----|----|-----|------|----|----|----|
|    |    |    | GIO | _IEN |    |    |    |
|    |    |    |     |      |    |    |    |
| 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16 |
|    |    |    | GIO | _IEN |    |    |    |
|    |    |    |     |      |    |    |    |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8  |
|    |    |    | GIO | _IEN |    |    |    |
|    |    |    |     |      |    |    |    |
| 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0  |
|    |    |    | GIO | _IEN |    |    |    |

| Name    | R/W | Bit No. | After Reset | Function                                             |
|---------|-----|---------|-------------|------------------------------------------------------|
| GIO_IEN | W   | 31:0    | 0000_0000H  | Enables issuance of interrupt requests in each port. |
|         |     |         |             | 0: No operation                                      |
|         |     |         |             | 1: Enables interrupts.                               |

# 3.2.8 Input port interrupt disable registers (mask setting)/input port interrupt enable monitor registers

These registers (GIO\_IDS and GIO\_IIM) disable GPIO port interrupts, and can be used to monitor the GPIO port interrupt status.

GPIO[31:0] input port interrupt disable register (mask setting) (GIO\_000\_IDS: E005\_001CH) GPIO[63:32] input port interrupt disable register (mask setting) (GIO\_032\_IDS: E005\_009CH) GPIO[95:64] input port interrupt disable register (mask setting) (GIO\_064\_IDS: E005\_011CH) GPIO[127:96] input port interrupt disable register (mask setting) (GIO\_096\_IDS: E005\_019CH) GPIO[158:128] input port interrupt disable register (mask setting) (GIO\_128\_IDS: E005\_021CH)

GPIO[31:0] input port interrupt enable monitor register (GIO\_000\_IIM: E005\_001CH) GPIO[63:32] input port interrupt enable monitor register (GIO\_032\_IIM: E005\_009CH) GPIO[95:64] input port interrupt enable monitor register (GIO\_064\_IIM: E005\_011CH) GPIO[127:98] input port interrupt enable monitor register (GIO\_096\_IIM: E005\_019CH) GPIO[158:128] input port interrupt enable monitor register (GIO\_128\_IIM: E005\_021CH)

| 31 | 30                | 29 | 28      | 27        | 26 | 25 | 24 |
|----|-------------------|----|---------|-----------|----|----|----|
|    |                   |    | GIO_IDS | / GIO_IIM |    |    |    |
|    |                   |    |         |           |    |    |    |
| 23 | 22                | 21 | 20      | 19        | 18 | 17 | 16 |
|    |                   |    | GIO_IDS | / GIO_IIM |    |    |    |
| '  |                   |    |         |           |    |    |    |
| 15 | 14                | 13 | 12      | 11        | 10 | 9  | 8  |
|    |                   |    | GIO_IDS | / GIO_IIM |    |    |    |
|    |                   |    |         |           |    |    |    |
| 7  | 6                 | 5  | 4       | 3         | 2  | 1  | 0  |
|    | GIO_IDS / GIO_IIM |    |         |           |    |    |    |

| Name    | R/W | Bit No. | After Reset | Function                                                  |
|---------|-----|---------|-------------|-----------------------------------------------------------|
| GIO_IDS | W   | 31:0    | 0000_0000H  | Disables interrupts in each port.                         |
|         |     |         |             | 0: No operation                                           |
|         |     |         |             | 1: Disables interrupts.                                   |
| GIO_IIM | R   |         |             | Can be used to monitor the interrupt status in each port. |
|         |     |         |             | 0: Disables interrupts.                                   |
|         |     |         |             | 1: Enables interrupts.                                    |

#### 3.2.9 Input port interrupt raw status registers

These read-only registers (GIO\_RAW) indicate the status of interrupt sources regardless of the settings of the GIO\_IEN and GIO\_IDS registers.

To clear these registers, write 1 to the corresponding bits of the GIO\_IIR register.

GPIO[31:0] input port interrupt source status register (GIO\_000\_RAW: E005\_0020H)

GPIO[63:32] input port interrupt source status register (GIO\_032\_RAW: E005\_00A0H)

GPIO[95:64] input port interrupt source status register (GIO\_064\_RAW: E005\_0120H)

GPIO[127:96] input port interrupt source status register (GIO\_096\_RAW: E005\_01A0H)

GPIO[158:128] input port interrupt source status register (GIO\_128\_RAW: E005\_0220H)

| 31 | 30 | 29 | 28   | 27  | 26 | 25 | 24 |
|----|----|----|------|-----|----|----|----|
|    |    |    | GIO_ | RAW |    |    |    |
|    |    |    |      |     |    |    |    |
| 23 | 22 | 21 | 20   | 19  | 18 | 17 | 16 |
|    |    |    | GIO_ | RAW |    |    |    |
|    |    |    |      |     |    |    |    |
| 15 | 14 | 13 | 12   | 11  | 10 | 9  | 8  |
|    |    |    | GIO_ | RAW |    |    |    |
|    |    |    |      |     |    |    |    |
| 7  | 6  | 5  | 4    | 3   | 2  | 1  | 0  |
|    |    |    | GIO_ | RAW |    |    |    |

| Name    | R/W | Bit No. | After Reset | Function                                                     |
|---------|-----|---------|-------------|--------------------------------------------------------------|
| GIO_RAW | R   | 31:0    | 0000_0000H  | Indicates the status of interrupt sources at each GPIO port. |
|         |     |         |             | 0: No interrupt source                                       |
|         |     |         |             | 1: Interrupt source has occurred                             |

#### 3.2.10 Input port interrupt maskable status registers

These registers (GIO\_MST) indicate the status of interrupt sources enabled with the interrupt enable registers.

GPIO[31:0] input port interrupt maskable status register (GIO\_000\_MST: E005\_0024H)

GPIO[63:32] input port interrupt maskable status register (GIO\_032\_MST: E005\_00A4H)

GPIO[95:64] input port interrupt maskable status register (GIO\_064\_MST: E005\_0124H)

GPIO[127:96] input port interrupt maskable status register (GIO\_096\_MST: E005\_01A4H)

GPIO[158:128] input port interrupt maskable status register (GIO\_128\_MST: E005\_0224H)

| 31 | 30 | 29 | 28 | 27      | 26 | 25 | 24 |
|----|----|----|----|---------|----|----|----|
|    |    |    |    | GIO_MST |    |    |    |
|    |    |    |    |         |    |    |    |
| 23 | 22 | 21 | 20 | 19      | 18 | 17 | 16 |
|    |    |    |    | GIO_MST |    |    |    |
|    |    |    |    |         |    |    |    |
| 15 | 14 | 13 | 12 | 11      | 10 | 9  | 8  |
|    |    |    |    | GIO_MST |    |    |    |
|    |    |    |    |         |    |    |    |
| 7  | 6  | 5  | 4  | 3       | 2  | 1  | 0  |
|    |    |    |    | GIO_MST |    |    |    |
|    |    |    |    |         |    |    |    |

| Name    | R/W | Bit No. | After Reset | Function                                                              |
|---------|-----|---------|-------------|-----------------------------------------------------------------------|
| GIO_MST | R   | 31:0    | 0000_0000H  | Indicates the status of interrupt sources at each GPIO port, only for |
|         |     |         |             | bits to which interrupts are enabled.                                 |
|         |     |         |             | 0: No interrupt source                                                |
|         |     |         |             | 1: Interrupt source has occurred                                      |

#### 3.2.11 Input port interrupt source reset registers

These registers (GIO\_IIR) clear the interrupt sources being enabled.

GPIO[31:0] input port interrupt source reset register (GIO\_000\_IIR: E005\_0028H)

GPIO[63:32] input port interrupt source reset register (GIO\_032\_IIR: E005\_00A8H)

GPIO[95:64] input port interrupt source reset register (GIO\_064\_IIR: E005\_0128H)

GPIO[127:96] input port interrupt source reset register (GIO\_096\_IIR: E005\_01A8H)

GPIO[158:128] input port interrupt source reset register (GIO\_128\_IIR: E005\_0228H)

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24 |
|----|----|----|-----|------|----|----|----|
|    |    |    | GIO | _IIR |    |    |    |
|    |    |    |     |      |    |    |    |
| 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16 |
|    |    |    | GIO | _IIR |    |    |    |
|    |    |    |     |      |    |    |    |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8  |
|    |    |    | GIO | _IIR |    |    |    |
|    |    |    |     |      |    |    |    |
| 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0  |
|    |    |    | GIO | _IIR |    |    |    |

| Name    | R/W | Bit No. | After Reset | Function                                                                |
|---------|-----|---------|-------------|-------------------------------------------------------------------------|
| GIO_IIR | W   | 31:0    | 0000_0000H  | Clears interrupt sources.                                               |
|         |     |         |             | Writing 1 to these bits clears the interrupt sources detected at rising |
|         |     |         |             | and falling edges, which are retained in the GIO_RAWB register. To      |
|         |     |         |             | clear the interrupt sources detected at rising or falling edges, set up |
|         |     |         |             | the GIO_IRB register.                                                   |
|         |     |         |             | 0: No operation                                                         |
|         |     |         |             | Clears the interrupt source status registers (GIO_RAW,                  |
|         |     |         |             | GIO_MST, GIO_RAWBL and GIO_RAWBH).                                      |

#### 3.2.12 Input port interrupt detection mode registers

These registers (GIO\_IDT0) specify the interrupt detection mode.

GPIO[7:0] input port interrupt detection mode register (GIO\_000\_IDT0: E005\_0040H) GPIO[39:32] input port interrupt detection mode register (GIO\_032\_IDT0: E005\_00C0H) GPIO[71:64] input port interrupt detection mode register (GIO\_064\_IDT0: E005\_0140H) GPIO[103:96] input port interrupt detection mode register (GIO\_096\_IDT0: E005\_01C0H) GPIO[135:128] input port interrupt detection mode register (GIO\_128\_IDT0: E005\_00240H)

| 31 | 30         | 29    | 28 | 27 | 26     | 25    | 24 |
|----|------------|-------|----|----|--------|-------|----|
|    | GIO_I      | DT0_7 |    |    | GIO_II | DT0_6 |    |
|    |            |       |    |    |        |       |    |
| 23 | 22         | 21    | 20 | 19 | 18     | 17    | 16 |
|    | GIO_I      | DT0_5 |    |    | GIO_II | DT0_4 |    |
|    |            |       |    |    |        |       |    |
| 15 | 14         | 13    | 12 | 11 | 10     | 9     | 8  |
|    | GIO_IDT0_3 |       |    |    | GIO_II | DT0_2 |    |
|    |            |       |    |    |        |       |    |
| 7  | 6          | 5     | 4  | 3  | 2      | 1     | 0  |
|    | GIO_I      | DT0_1 |    |    | GIO_II | DT0_0 |    |

| Name       | R/W | Bit No. | After Reset | Function                                                |
|------------|-----|---------|-------------|---------------------------------------------------------|
| GIO_IDT0_7 | R/W | 31:28   | 0H          | Specifies the interrupt detection mode for GPIO port 7. |
| GIO_IDT0_6 | R/W | 27:24   | 0H          | Specifies the interrupt detection mode for GPIO port 6. |
| GIO_IDT0_5 | R/W | 23:20   | 0H          | Specifies the interrupt detection mode for GPIO port 5. |
| GIO_IDT0_4 | R/W | 19:16   | 0H          | Specifies the interrupt detection mode for GPIO port 4. |
| GIO_IDT0_3 | R/W | 15:12   | 0H          | Specifies the interrupt detection mode for GPIO port 3. |
| GIO_IDT0_2 | R/W | 11:8    | 0H          | Specifies the interrupt detection mode for GPIO port 2. |
| GIO_IDT0_1 | R/W | 7:4     | 0H          | Specifies the interrupt detection mode for GPIO port 1. |
| GIO_IDT0_0 | R/W | 3:0     | 0H          | Specifies the interrupt detection mode for GPIO port 0. |

Remarks 1. For details about interrupt detection modes, see 4.3 Interrupt detection modes.

#### 3.2.13 Input port interrupt detection mode registers

These registers (GIO\_IDT1) specify the interrupt detection mode.

GPIO[15:8] input port interrupt detection mode register (GIO\_000\_IDT1: E005\_0044H)
GPIO[47:40] input port interrupt detection mode register (GIO\_032\_IDT1: E005\_00C4H)
GPIO[79:72] input port interrupt detection mode register (GIO\_064\_IDT1: E005\_0144H)
GPIO[111:104] input port interrupt detection mode register (GIO\_096\_IDT1: E005\_01C4H)
GPIO[143:136] input port interrupt detection mode register (GIO\_128\_IDT1: E005\_0244H)

| 31 | 30     | 29     | 28 | 27 | 26     | 25     | 24 |
|----|--------|--------|----|----|--------|--------|----|
|    | GIO_II | DT1_15 |    |    | GIO_ID | )T1_14 |    |
|    |        |        |    |    |        |        |    |
| 23 | 22     | 21     | 20 | 19 | 18     | 17     | 16 |
|    | GIO_II | DT1_13 |    |    | GIO_IE | T1_12  |    |
|    |        |        |    |    |        |        |    |
| 15 | 14     | 13     | 12 | 11 | 10     | 9      | 8  |
|    | GIO_II | DT1_11 |    |    | GIO_IE | )T1_10 |    |
|    |        |        |    |    |        |        |    |
| 7  | 6      | 5      | 4  | 3  | 2      | 1      | 0  |
|    | GIO_I  | DT1_9  |    |    | GIO_II | DT1_8  |    |

| Name        | R/W | Bit No. | After Reset | Function                                                 |
|-------------|-----|---------|-------------|----------------------------------------------------------|
| GIO_IDT1_15 | R/W | 31:28   | 0H          | Specifies the interrupt detection mode for GPIO port 15. |
| GIO_IDT1_14 | R/W | 27:24   | 0H          | Specifies the interrupt detection mode for GPIO port 14. |
| GIO_IDT1_13 | R/W | 23:20   | 0H          | Specifies the interrupt detection mode for GPIO port 13. |
| GIO_IDT1_12 | R/W | 19:16   | 0H          | Specifies the interrupt detection mode for GPIO port 12  |
| GIO_IDT1_11 | R/W | 15:12   | 0H          | Specifies the interrupt detection mode for GPIO port 11. |
| GIO_IDT1_10 | R/W | 11:8    | 0H          | Specifies the interrupt detection mode for GPIO port 10. |
| GIO_IDT1_9  | R/W | 7:4     | 0H          | Specifies the interrupt detection mode for GPIO port 9.  |
| GIO_IDT1_8  | R/W | 3:0     | 0H          | Specifies the interrupt detection mode for GPIO port 8.  |

Remarks 1. For details about interrupt detection modes, see 4.3 Interrupt detection modes.

#### 3.2.14 Input port interrupt detection mode registers

These registers (GIO\_IDT2) specify the interrupt detection mode.

GPIO[23:16] input port interrupt detection mode register (GIO\_000\_IDT2: E005\_0048H) GPIO[55:48] input port interrupt detection mode register (GIO\_032\_IDT2: E005\_00C8H) GPIO[87:80] input port interrupt detection mode register (GIO\_064\_IDT2: E005\_0148H) GPIO[119:112] input port interrupt detection mode register (GIO\_096\_IDT2: E005\_01C8H) GPIO[151:144] input port interrupt detection mode register (GIO\_128\_IDT2: E005\_0248H)

| 31 | 30     | 29     | 28 | 27 | 26     | 25     | 24 |
|----|--------|--------|----|----|--------|--------|----|
|    | GIO_II | DT2_23 |    |    | GIO_I  | DT2_22 |    |
|    |        |        |    |    |        |        |    |
| 23 | 22     | 21     | 20 | 19 | 18     | 17     | 16 |
|    | GIO_II | DT2_21 |    |    | GIO_IE | DT2_20 |    |
|    |        |        |    |    |        |        |    |
| 15 | 14     | 13     | 12 | 11 | 10     | 9      | 8  |
|    | GIO_II | DT2_19 |    |    | GIO_I  | DT2_18 |    |
|    |        |        |    |    |        |        |    |
| 7  | 6      | 5      | 4  | 3  | 2      | 1      | 0  |
|    | GIO_II | DT2_17 |    |    | GIO_IE | DT2_16 |    |

| Name        | R/W | Bit No. | After Reset | Function                                                 |
|-------------|-----|---------|-------------|----------------------------------------------------------|
| GIO_IDT2_23 | R/W | 31:28   | 0H          | Specifies the interrupt detection mode for GPIO port 23. |
| GIO_IDT2_22 | R/W | 27:24   | 0H          | Specifies the interrupt detection mode for GPIO port 22. |
| GIO_IDT2_21 | R/W | 23:20   | 0H          | Specifies the interrupt detection mode for GPIO port 21. |
| GIO_IDT2_20 | R/W | 19:16   | 0H          | Specifies the interrupt detection mode for GPIO port 20. |
| GIO_IDT2_19 | R/W | 15:12   | 0H          | Specifies the interrupt detection mode for GPIO port 19. |
| GIO_IDT2_18 | R/W | 11:8    | 0H          | Specifies the interrupt detection mode for GPIO port 18. |
| GIO_IDT2_17 | R/W | 7:4     | 0H          | Specifies the interrupt detection mode for GPIO port 17. |
| GIO_IDT2_16 | R/W | 3:0     | 0H          | Specifies the interrupt detection mode for GPIO port 16. |

Remarks 1. For details about interrupt detection modes, see 4.3 Interrupt detection modes.

#### 3.2.15 Input port interrupt detection mode registers

These registers (GIO\_IDT3) specify the interrupt detection mode.

GPIO[31:24] input port interrupt detection mode register (GIO\_000\_IDT3: E005\_004CH) GPIO[63:56] input port interrupt detection mode register (GIO\_032\_IDT3: E005\_00CCH) GPIO[95:88] input port interrupt detection mode register (GIO\_064\_IDT3: E005\_014CH) GPIO[127:120] input port interrupt detection mode register (GIO\_096\_IDT3: E005\_01CCH) GPIO[158:152] input port interrupt detection mode register (GIO\_128\_IDT3: E005\_024CH)

| 31 | 30     | 29     | 28 | 27 | 26     | 25    | 24 |
|----|--------|--------|----|----|--------|-------|----|
|    | GIO_II | DT3_31 |    |    | GIO_ID | T3_30 |    |
|    |        |        |    |    |        |       |    |
| 23 | 22     | 21     | 20 | 19 | 18     | 17    | 16 |
|    | GIO_II | DT3_29 |    |    | GIO_IE | T3_28 |    |
|    |        |        |    |    |        |       |    |
| 15 | 14     | 13     | 12 | 11 | 10     | 9     | 8  |
|    | GIO_II | DT3_27 |    |    | GIO_IE | T3_26 |    |
|    |        |        |    |    |        |       |    |
| 7  | 6      | 5      | 4  | 3  | 2      | 1     | 0  |
|    | GIO_II | DT3_25 |    |    | GIO_ID | T3_24 |    |

| Name        | R/W | Bit No. | After Reset | Function                                                 |
|-------------|-----|---------|-------------|----------------------------------------------------------|
| GIO_IDT3_31 | R/W | 31:28   | 0H          | Specifies the interrupt detection mode for GPIO port 31. |
| GIO_IDT3_30 | R/W | 27:24   | 0H          | Specifies the interrupt detection mode for GPIO port 30. |
| GIO_IDT3_29 | R/W | 23:20   | 0H          | Specifies the interrupt detection mode for GPIO port 29. |
| GIO_IDT3_28 | R/W | 19:16   | 0H          | Specifies the interrupt detection mode for GPIO port 28. |
| GIO_IDT3_27 | R/W | 15:12   | 0H          | Specifies the interrupt detection mode for GPIO port 27. |
| GIO_IDT3_26 | R/W | 11:8    | 0H          | Specifies the interrupt detection mode for GPIO port 26. |
| GIO_IDT3_25 | R/W | 7:4     | 0H          | Specifies the interrupt detection mode for GPIO port 25. |
| GIO_IDT3_24 | R/W | 3:0     | 0H          | Specifies the interrupt detection mode for GPIO port 24. |

Remarks 1. For details about interrupt detection modes, see 4.3 Interrupt detection modes.

#### 3.2.16 Interrupt status register (in both edge detection mode)

These registers (GIO\_RAWBL) indicate whether an interrupt has been detected at a rising or falling edge.

GPIO[15:0] interrupt status register (in both edge detection mode) (GIO\_000\_RAWBL: E005\_0050H) GPIO[47:32] interrupt status register (in both edge detection mode) (GIO\_032\_RAWBL: E005\_00D0H) GPIO[79:64] interrupt status register (in both edge detection mode) (GIO\_064\_RAWBL: E005\_0150H) GPIO[111:96] interrupt status register (in both edge detection mode) (GIO\_096\_RAWBL: E005\_01D0H) GPIO[143:128] interrupt status register (in both edge detection mode) (GIO\_128\_RAWBL: E005\_0250H)

| 31 | 30 | 29 | 28    | 27   | 26 | 25 | 24 |
|----|----|----|-------|------|----|----|----|
|    |    |    | GIO_F | RAWN |    |    |    |
|    |    |    |       |      |    |    |    |
| 23 | 22 | 21 | 20    | 19   | 18 | 17 | 16 |
|    |    |    | GIO_F | RAWN |    |    |    |
|    |    |    |       |      |    |    |    |
| 15 | 14 | 13 | 12    | 11   | 10 | 9  | 8  |
|    |    |    | GIO_F | RAWP |    |    |    |
|    |    |    |       |      |    |    |    |
| 7  | 6  | 5  | 4     | 3    | 2  | 1  | 0  |
|    |    |    | GIO_F | RAWP |    |    |    |

| Name     | R/W | Bit No. | After Reset | Function                                                                |
|----------|-----|---------|-------------|-------------------------------------------------------------------------|
| GIO_RAWN | R   | 31:16   | 0000H       | Falling edge detection                                                  |
|          |     |         |             | Indicates that an interrupt has been detected at a falling edge in both |
|          |     |         |             | edge detection mode. These bits are set even if an interrupt has        |
|          |     |         |             | been detected in falling edge detection mode.                           |
| GIO_RAWP | R   | 15:0    | 0000H       | Rising edge detection                                                   |
|          |     |         |             | Indicates that an interrupt has been detected at a rising edge in both  |
|          |     |         |             | edge detection mode. These bits are set even if an interrupt has        |
|          |     |         |             | been detected in rising edge detection mode.                            |

#### 3.2.17 Interrupt status register (in both edge detection mode)

These registers (GIO\_RAWBH) indicate whether an interrupt has been detected at a rising or falling edge.

GPIO[31:16] interrupt status register (in both edge detection mode) (GIO\_000\_RAWBH: E005\_0054H) GPIO[63:48] interrupt status register (in both edge detection mode) (GIO\_032\_RAWBH: E005\_00D4H) GPIO[95:80] interrupt status register (in both edge detection mode) (GIO\_064\_RAWBH: E005\_0154H) GPIO[127:112] interrupt status register (in both edge detection mode) (GIO\_096\_RAWBH: E005\_01D4H) GPIO[158:144] interrupt status register (in both edge detection mode) (GIO\_128\_RAWBH: E005\_0254H)

| 31 | 30       | 29 | 28    | 27   | 26 | 25 | 24 |  |
|----|----------|----|-------|------|----|----|----|--|
|    |          |    | GIO_F | RAWN |    |    |    |  |
|    |          |    |       |      |    |    |    |  |
| 23 | 22       | 21 | 20    | 19   | 18 | 17 | 16 |  |
|    |          |    | GIO_F | RAWN |    |    |    |  |
|    |          |    |       |      |    |    |    |  |
| 15 | 14       | 13 | 12    | 11   | 10 | 9  | 8  |  |
|    |          |    | GIO_I | RAWP |    |    |    |  |
|    |          |    |       |      |    |    |    |  |
| 7  | 6        | 5  | 4     | 3    | 2  | 1  | 0  |  |
|    | GIO_RAWP |    |       |      |    |    |    |  |

| Name     | R/W | Bit No. | After Reset | Function                                                                |
|----------|-----|---------|-------------|-------------------------------------------------------------------------|
| GIO_RAWN | R   | 31:16   | 0000H       | Falling edge detection                                                  |
|          |     |         |             | Indicates that an interrupt has been detected at a falling edge in both |
|          |     |         |             | edge detection mode. These bits are set even if an interrupt has        |
|          |     |         |             | been detected in falling edge detection mode.                           |
| GIO_RAWP | R   | 15:0    | 0000H       | Rising edge detection                                                   |
|          |     |         |             | Indicates that an interrupt has been detected at a rising edge in both  |
|          |     |         |             | edge detection mode. These bits are set even if an interrupt has        |
|          |     |         |             | been detected in rising edge detection mode.                            |

#### 3.2.18 Interrupt source clear registers (in both edge detection mode)

These registers (GIO\_IRBL) clear an interrupt source that has occurred at a rising or falling edge, in both edge detection mode.

GPIO[15:0] interrupt source clear register (in both edge detection mode) (GIO\_000\_IRBL: E005\_0058H) GPIO[47:32] interrupt source clear register (in both edge detection mode) (GIO\_032\_IRBL: E005\_00D8H) GPIO[79:64] interrupt source clear register (in both edge detection mode) (GIO\_064\_IRBL: E005\_0158H) GPIO[111:96] interrupt source clear register (in both edge detection mode) (GIO\_096\_IRBL: E005\_01D8H) GPIO[143:128] interrupt source clear register (in both edge detection mode) (GIO\_128\_IRBL: E005\_0258H)

| 31 | 30 | 29 | 28               | 27   | 26 | 25 | 24 |
|----|----|----|------------------|------|----|----|----|
|    |    |    | GIO <sub>.</sub> | _IRN |    |    |    |
|    |    |    |                  |      |    |    |    |
| 23 | 22 | 21 | 20               | 19   | 18 | 17 | 16 |
|    |    |    | GIO.             | _IRN |    |    |    |
|    |    |    |                  |      |    |    |    |
| 15 | 14 | 13 | 12               | 11   | 10 | 9  | 8  |
|    |    |    | GIO.             | _IRP |    |    |    |
|    |    |    |                  |      |    |    |    |
| 7  | 6  | 5  | 4                | 3    | 2  | 1  | 0  |
|    |    |    | GIO.             | _IRP |    |    |    |

| Name    | R/W | Bit No. | After Reset | Function                                                               |
|---------|-----|---------|-------------|------------------------------------------------------------------------|
| GIO_IRN | W   | 31:16   | 0000H       | Clears the interrupt source detected at a falling edge in both edge    |
|         |     |         |             | detection mode. If the interrupt sources are cleared in the GIO_IIR    |
|         |     |         |             | register, interrupt sources that have been detected at either edge are |
|         |     |         |             | cleared.                                                               |
|         |     |         |             | 0: No operation                                                        |
|         |     |         |             | 1: Clears the GIO_RAWN bits in the GIO_RAWBL and GIO_RAWBH             |
|         |     |         |             | registers.                                                             |
| GIO_IRP | W   | 15:0    | 0000H       | Clears the interrupt source detected at a rising edge in both edge     |
|         |     |         |             | detection mode. If the interrupt sources are cleared in the GIO_IIR    |
|         |     |         |             | register, interrupt sources that have been detected at either edge are |
|         |     |         |             | cleared.                                                               |
|         |     |         |             | 0: No operation                                                        |
|         |     |         |             | 1: Clears the GIO_RAWP bits in the GIO_RAWBL and GIO_RAWBH             |
|         |     |         |             | registers.                                                             |

#### 3.2.19 Interrupt source clear registers (in both edge detection mode)

These registers (GIO\_IRBH) clear an interrupt source that has occurred at a rising or falling edge, in both edge detection mode.

GPIO[31:16] interrupt source clear register (in both edge detection mode) (GIO\_000\_IRBH: E005\_005CH) GPIO[63:48] interrupt source clear register (in both edge detection mode) (GIO\_032\_IRBH: E005\_00DCH) GPIO[95:80] interrupt source clear register (in both edge detection mode) (GIO\_064\_IRBH: E005\_015CH) GPIO[127:112] interrupt source clear register (in both edge detection mode) (GIO\_096\_IRBH: E005\_01DCH) GPIO[158:144] interrupt source clear register (in both edge detection mode) (GIO\_128\_IRBH: E005\_025CH)

| 31      | 30      | 29 | 28  | 27   | 26 | 25 | 24 |
|---------|---------|----|-----|------|----|----|----|
| GIO_IRN |         |    |     |      |    |    |    |
|         |         |    |     |      |    |    |    |
| 23      | 22      | 21 | 20  | 19   | 18 | 17 | 16 |
|         | GIO_IRN |    |     |      |    |    |    |
|         |         |    |     |      |    |    |    |
| 15      | 14      | 13 | 12  | 11   | 10 | 9  | 8  |
|         |         |    | GIO | _IRP |    |    |    |
| _       |         |    |     |      |    |    |    |
| 7       | 6       | 5  | 4   | 3    | 2  | 1  | 0  |
|         | GIO_IRP |    |     |      |    |    |    |

| Name    | R/W | Bit No. | After Reset | Function                                                               |
|---------|-----|---------|-------------|------------------------------------------------------------------------|
| GIO_IRN | W   | 31:16   | 0000H       | Clears the interrupt source detected at a falling edge in both edge    |
|         |     |         |             | detection mode. If the interrupt sources are cleared in the GIO_IIR    |
|         |     |         |             | register, interrupt sources that have been detected at either edge are |
|         |     |         |             | cleared.                                                               |
|         |     |         |             | 0: No operation                                                        |
|         |     |         |             | 1: Clears the GIO_RAWN bits in the GIO_RAWBL and GIO_RAWBH             |
|         |     |         |             | registers.                                                             |
| GIO_IRP | W   | 15:0    | 0000H       | Clears the interrupt source detected at a rising edge in both edge     |
|         |     |         |             | detection mode. If the interrupt sources are cleared in the GIO_IIR    |
|         |     |         |             | register, interrupt sources that have been detected at either edge are |
|         |     |         |             | cleared.                                                               |
|         |     |         |             | 0: No operation                                                        |
|         |     |         |             | 1: Clears the GIO_RAWP bits in the GIO_RAWBL and GIO_RAWBH             |
|         |     |         |             | registers.                                                             |

## 4. Description of Functions

#### 4.1 I/O Control

It is assumed that GIO is connected to a bidirectional buffer, as shown in the following figure.

Figure 4-1. Connection with Bidirectional Buffer



In GIO, a register for specifying the output mode and a register for specifying the input mode are provided so as to enable changing of only the bits subject to I/O switching while other bits can retain the current values.

#### O When setting a port to output mode:

Set the relevant bit of the GIO\_E1 register to 1. The corresponding bit of the GIO\_EM register is then set to 1 (output mode). Bits being set to 0 retain the GIO\_EM register settings.

- 1: Sets to 1 (output).
- 0: Retains the current value. (No operation)

#### O When setting a port to input mode:

Set the relevant bit of the GIO\_E0 register to 1. The corresponding bit of the GIO\_EM register is then set to 0 (input mode). Bits being set to 0 retain the GIO\_EM register settings.

- 1: Sets to 0 (input).
- 0: Retains the current value. (No operation)

The setup result (port I/O status) can be checked by reading the GIO\_EM register.

Example Initial value 0000\_0000\_0011\_0000

<1> Set GIO\_E1 to 0000\_0000\_0000\_0011 (sets bits 0 and 1 to output mode)

 $\rightarrow$  0000\_0000\_0011\_0011

Bits 0 and 1 are set to 1 (output port) and other bits retain the current values.

<2> Set GIO\_E0 to 0000\_0000\_0000\_1010 (sets bits 1 and 3 to input mode)

 $\rightarrow 0000\_0000\_0011\_0001$ 

Bits 1 and 3 are set to 0 (input) and other bits retain the current values.

#### 4.2 Setting of Output Data and Reading of Input Data

#### 4.2.1 Output data setting

In GIO, the GIO\_OD bits of the output data setting register (GIO\_OL) and the GIO\_OE bits of the output data setting enable register (GIO\_OH) are provided so as to enable changing of only the bits subject to output data setup while other bits can retain the current values. (See 3.2.3 Output data setting registers and 3.2.4 Output data setting registers.)

When writing output data to the GIO\_OD bits, the corresponding GIO\_OE bits must also be set to 1 at the same time. Only the values of the GIO\_OD bits whose corresponding GIO\_OE bits are set to 1 are updated; other bits retain the current values.



When the GIO\_OD bits are read, the values set to the GIO\_OD bits, not the data written to the GIO\_OD bits, are read. In the above example, 0F55H is read (not the setup value, 5555H).

#### 4.2.2 Reading input data

Table 4-2 lists the values that can be read via the input data read register (GIO\_I), which depend on the GIO\_EM register values. Values of the external GPIO pin are read if the GIO\_EM bit is set to 0 (input mode), values of the external GPIO pin are read if the GIO\_EM bit is set to 1 (output mode).

GIO EM External GPIO Pin GIO I GIO OD 0 (input mode) 0 0 0 (input mode) 1 1 1 (output mode) 0 0 0 1 (output mode) 1 1

Table 4-2. Value Read by GIO\_I

#### 4.3 Interrupt Detection Modes

The following modes are available for interrupt detection.

#### 4.3.1 Synchronous rising edge detection

The interrupt source status bits (GIO\_RAW and GIO\_RAWP) are set at a rising edge of input port GIO\_P\_IN. Interrupts may not be detected correctly if GIO\_P\_IN goes into low level again within one cycle of the interrupt monitor clock (GIO\_INT\_CLK) (high level width is 1T or shorter). To detect such interrupts, use asynchronous high edge detection.

#### 4.3.2 Synchronous falling edge detection

The interrupt source status bits (GIO\_RAW and GIO\_RAWN) are set at a falling edge of input port GIO\_P\_IN. Interrupts may not be detected correctly if GIO\_P\_IN goes into high level again within one cycle of the interrupt monitor clock (GIO\_INT\_CLK) (low level width is 1T or shorter). To detect such interrupts, use asynchronous falling edge detection.

#### 4.3.3 Synchronous high level detection

The interrupt source status bit (GIO\_RAW) is set if input port GIO\_P\_IN = 1 is detected. When GIO\_P\_IN goes into low level, the corresponding interrupt source status is automatically cleared. It is not cleared by setting up the interrupt source clear register (GIO\_IIR).

Interrupts may not be detected correctly if GIO\_P\_IN outputs 1 for a period shorter than one cycle of the interrupt monitor clock (GIO\_INT\_CLK). To detect such inputs, use asynchronous high level detection.

#### 4.3.4 Synchronous low level detection

The interrupt source status bit (GIO\_RAW) is set if input port GIO\_P\_IN = 0 is detected. When GIO\_P\_IN goes into high level, the corresponding interrupt source status is automatically cleared. It is not cleared by setting up the interrupt source clear register (GIO\_IIR).

Interrupts may not be detected correctly if GIO\_P\_IN outputs 0 for a period shorter than one cycle of the interrupt monitor clock (GIO\_INT\_CLK). To detect such inputs, use asynchronous low level detection.

#### 4.3.5 Synchronous both edge detection

Interrupts can be detected at both rising and falling edges of input port GIO\_P\_IN.

If an interrupt is detected, the corresponding interrupt source status bits (GIO\_RAW and GIO\_RAWP/GIO\_RAWN) are set. Interrupts may not be detected correctly if the high or low level width of GIO\_P\_IN is shorter than one cycle of the interrupt monitor clock (GIO\_INT\_CLK). To detect such inputs, use asynchronous both edge detection.

#### 4.3.6 Asynchronous rising edge detection

The interrupt source status bits (GIO\_RAW and GIO\_RAWP) are set at a rising edge of input port GIO\_P\_IN. Interrupts can be detected correctly even if GIO\_P\_IN goes into low level again within one cycle of the interrupt

monitor clock (GIO\_INT\_CLK) (high level width is 1T or shorter), because interrupts are detected asynchronously with the clock.

#### 4.3.7 Asynchronous falling edge detection

The interrupt source status bits (GIO\_RAW and GIO\_RAWN) are set at a falling edge of input port GIO\_P\_IN. Interrupts can be detected correctly even if GIO\_P\_IN goes into high level again within one cycle of the interrupt monitor clock (GIO\_INT\_CLK) (low level width is 1T or shorter), because interrupts are detected asynchronously with the clock.

#### 4.3.8 Asynchronous high level detection

The interrupt source status bit (GIO\_RAW) is set if input port GIO\_P\_IN = 1 is detected. When the GIO\_P\_IN output becomes 0, the corresponding interrupt source status is automatically cleared. It is not cleared by setting up the interrupt source clear register (GIO\_IIR).

Interrupts can be detected correctly even if GIO\_P\_IN outputs 1 for a period shorter than one cycle of the interrupt monitor clock (GIO\_INT\_CLK), because interrupts are detected asynchronously with the clock. If GIO\_P\_IN outputs 1 for a period shorter than one cycle of INT\_CLK, however, the detected interrupt signal may disappear because the detected interrupt signal is synchronized with INT\_CLK in the AINT macro.

#### 4.3.9 Asynchronous low level detection

The interrupt source status bit (GIO\_RAW) is set if input port GIO\_P\_IN = 0 is detected. When the GIO\_P\_IN output becomes 1, the corresponding interrupt source status is automatically cleared. It is not cleared by setting up the interrupt source clear register (GIO\_IIR).

Interrupts can be detected correctly even if GIO\_P\_IN outputs 0 for a period shorter than one cycle of the interrupt monitor clock (GIO\_INT\_CLK), because interrupts are detected asynchronously with the clock. If GIO\_P\_IN outputs 0 for a period shorter than one cycle of INT\_CLK, however, the detected interrupt signal may disappear because the detected interrupt signal is synchronized with INT\_CLK in the AINT macro.

#### 4.3.10 Asynchronous both edge detection

Interrupts can be detected at both rising and falling edges of input port input port GIO\_P\_IN. If an interrupt is detected, the corresponding interrupt source status bits (GIO\_RAW and GIO\_RAWP/GIO\_RAWN) are set. Interrupts can be detected correctly even if the high or low level width of GIO\_P\_IN is shorter than one cycle of the interrupt monitor clock (GIO\_INT\_CLK), because interrupts are detected asynchronously with the clock.

**Table 4-3. Interrupt Detection Settings** 

| GIO_IDTx(3) | GIO_IDTx(2) | GIO_IDTx(1)                       | GIO_IDTx(0) | Detection Method                    |
|-------------|-------------|-----------------------------------|-------------|-------------------------------------|
| 0           | 0           | 0                                 | 0           | Synchronous rising edge detection   |
| 0           | 0           | 0                                 | 1           | Synchronous falling edge detection  |
| 0           | 0           | 1                                 | 0           | Synchronous high level detection    |
| 0           | 0           | 1                                 | 1           | Synchronous low level detection     |
| 1           | 0           | 0                                 | 0           | Asynchronous rising edge detection  |
| 1           | 0           | 0                                 | 1           | Asynchronous falling edge detection |
| 1           | 0           | 1                                 | 0           | Asynchronous high level detection   |
| 1           | 0           | 1                                 | 1           | Asynchronous low level detection    |
| 0           | 1           | 0                                 | 0           | Synchronous both edge detection     |
| 1           | 1           | 0                                 | 0           | Asynchronous both edge detection    |
|             | Oth         | Setting prohibited (operation not |             |                                     |
|             |             |                                   |             | guaranteed)                         |

Synchronous or Both edge of single Edge detection or Positive/high or asynchronous edge level detection negative/low

**Remark** If an interrupt is set and reset at the same time by the edge detection setting, reset takes precedence.

#### 4.4 Interrupt Detection Timing (Synchronous Detection)

Figure 4-2 shows interrupt detection timing (synchronous detection).

Figure 4-2. Interrupt Detection Timing (Synchronous Detection)



#### 4.5 Interrupt Detection Timing (Asynchronous Detection)

Figure 4-3 shows interrupt detection timing (asynchronous detection).



Figure 4-3. Interrupt Detection Timing (Asynchronous Detection)

## 5. Usage

#### 5.1 Input Port Interrupt Setup Procedure

(1) Interrupt detection mode setup: Setting the relevant bits of the GIO\_IDT register
 (2) Interrupt source clear: Setting the relevant bits of the GIO\_IIR register to 1
 (3) Interrupt function = ON: Setting the relevant bits of the GIO\_IIA register to 1
 (4) Interrupt enable setup: Setting the relevant bits of the GIO\_IEN register to 1

• The setting made to GIO\_IDT takes effect at the relevant input port (interrupt occurs).

• GIOx\_INT asserted: 0 → 1 (x : 0 to 9)

(5) Interrupt source status read: GIO\_MST, GIO\_RAWBL and GIO\_RAWBH registers (interrupt sources

detected at rising and falling edges)

(6) Interrupt source clear: Setting of relevant bits of GIO\_IIR and GIO\_IRB registers (interrupt sources

detected at either edge) to 1

• The relevant GIO\_RAW, GIO\_RAWBL and GIO\_RAWBH registers are set to 0.

• GIOx\_INT deasserted:  $1 \rightarrow 0$ (x : 0 to 9)

Figure 5-1. Interrupt Detection Overview



#### 5.2 Cautions on Changing Interrupt Detection Mode

Before changing the settings of the input port interrupt detection mode registers (GIO\_IDT), clear the GIO\_IIA bit of the input port interrupt enable specification register to 0 (disables interrupt detection). The procedure is as follows.

(1) Interrupt function = OFF: Setting the relevant bits of the GIO\_IIA register to 0

(2) Interrupt detection mode setup: Changing the setting of relevant bits of the GIO\_IDT register

(3) Interrupt source clear: Setting the relevant bits of the GIO\_IIR register to 1
 (4) Interrupt function = ON: Setting the relevant bits of the GIO\_IIA register to 1

# REVISION HISTORY

# EMMA Mobile EV2 User's Manual: General-Purpose I/O Interface

| Rev. | Date         | Description |                                                                           |  |
|------|--------------|-------------|---------------------------------------------------------------------------|--|
|      |              | Page        | Summary                                                                   |  |
| 1.00 | Feb 26, 2010 | _           | 1 <sup>st</sup> revision release                                          |  |
| 2.00 | Jun 7, 2010  | _           | Incremental update from comments to the 1.0.                              |  |
| 3.00 | Sep 30, 2010 | _           | Incremental update from comments to the 2.0.                              |  |
|      |              |             | (A change part from the old revision is "★" marked in the page left end.) |  |
| 4.00 | May 31, 2011 | _           | Incremental update from comments to the 3.0.                              |  |

EMMA Mobile EV2 User's Manual: General-Purpose I/O Interface

Publication Date: Rev.1.00 Feb 26, 2010

Rev.4.00 May 31, 2011

Published by: Renesas Electronics Corporation



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd.
11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

# General Purpose I/O Interface

EMMA Mobile EV2

